mirror of
https://github.com/Ryujinx/Ryujinx.git
synced 2024-11-24 13:54:15 +00:00
22b2cb39af
* Turn `MemoryOperand` into a struct * Remove `IntrinsicOperation` * Remove `PhiNode` * Remove `Node` * Turn `Operand` into a struct * Turn `Operation` into a struct * Clean up pool management methods * Add `Arena` allocator * Move `OperationHelper` to `Operation.Factory` * Move `OperandHelper` to `Operand.Factory` * Optimize `Operation` a bit * Fix `Arena` initialization * Rename `NativeList<T>` to `ArenaList<T>` * Reduce `Operand` size from 88 to 56 bytes * Reduce `Operation` size from 56 to 40 bytes * Add optimistic interning of Register & Constant operands * Optimize `RegisterUsage` pass a bit * Optimize `RemoveUnusedNodes` pass a bit Iterating in reverse-order allows killing dependency chains in a single pass. * Fix PPTC symbols * Optimize `BasicBlock` a bit Reduce allocations from `_successor` & `DominanceFrontiers` * Fix `Operation` resize * Make `Arena` expandable Change the arena allocator to be expandable by allocating in pages, with some of them being pooled. Currently 32 pages are pooled. An LRU removal mechanism should probably be added to it. Apparently MHR can allocate bitmaps large enough to exceed the 16MB limit for the type. * Move `Arena` & `ArenaList` to `Common` * Remove `ThreadStaticPool` & co * Add `PhiOperation` * Reduce `Operand` size from 56 from 48 bytes * Add linear-probing to `Operand` intern table * Optimize `HybridAllocator` a bit * Add `Allocators` class * Tune `ArenaAllocator` sizes * Add page removal mechanism to `ArenaAllocator` Remove pages which have not been used for more than 5s after each reset. I am on fence if this would be better using a Gen2 callback object like the one in System.Buffers.ArrayPool<T>, to trim the pool. Because right now if a large translation happens, the pages will be freed only after a reset. This reset may not happen for a while because no new translation is hit, but the arena base sizes are rather small. * Fix `OOM` when allocating larger than page size in `ArenaAllocator` Tweak resizing mechanism for Operand.Uses and Assignemnts. * Optimize `Optimizer` a bit * Optimize `Operand.Add<T>/Remove<T>` a bit * Clean up `PreAllocator` * Fix phi insertion order Reduce codegen diffs. * Fix code alignment * Use new heuristics for degree of parallelism * Suppress warnings * Address gdkchan's feedback Renamed `GetValue()` to `GetValueUnsafe()` to make it more clear that `Operand.Value` should usually not be modified directly. * Add fast path to `ArenaAllocator` * Assembly for `ArenaAllocator.Allocate(ulong)`: .L0: mov rax, [rcx+0x18] lea r8, [rax+rdx] cmp r8, [rcx+0x10] ja short .L2 .L1: mov rdx, [rcx+8] add rax, [rdx+8] mov [rcx+0x18], r8 ret .L2: jmp ArenaAllocator.AllocateSlow(UInt64) A few variable/field had to be changed to ulong so that RyuJIT avoids emitting zero-extends. * Implement a new heuristic to free pooled pages. If an arena is used often, it is more likely that its pages will be needed, so the pages are kept for longer (e.g: during PPTC rebuild or burst sof compilations). If is not used often, then it is more likely that its pages will not be needed (e.g: after PPTC rebuild or bursts of compilations). * Address riperiperi's feedback * Use `EqualityComparer<T>` in `IntrusiveList<T>` Avoids a potential GC hole in `Equals(T, T)`.
160 lines
No EOL
4.5 KiB
C#
160 lines
No EOL
4.5 KiB
C#
using ARMeilleure.Decoders;
|
|
using ARMeilleure.IntermediateRepresentation;
|
|
using ARMeilleure.State;
|
|
using ARMeilleure.Translation;
|
|
using System.Diagnostics;
|
|
|
|
using static ARMeilleure.Instructions.InstEmitHelper;
|
|
using static ARMeilleure.Instructions.InstEmitMemoryHelper;
|
|
using static ARMeilleure.IntermediateRepresentation.Operand.Factory;
|
|
|
|
namespace ARMeilleure.Instructions
|
|
{
|
|
static partial class InstEmit
|
|
{
|
|
public static void Ld__Vms(ArmEmitterContext context)
|
|
{
|
|
EmitSimdMemMs(context, isLoad: true);
|
|
}
|
|
|
|
public static void Ld__Vss(ArmEmitterContext context)
|
|
{
|
|
EmitSimdMemSs(context, isLoad: true);
|
|
}
|
|
|
|
public static void St__Vms(ArmEmitterContext context)
|
|
{
|
|
EmitSimdMemMs(context, isLoad: false);
|
|
}
|
|
|
|
public static void St__Vss(ArmEmitterContext context)
|
|
{
|
|
EmitSimdMemSs(context, isLoad: false);
|
|
}
|
|
|
|
private static void EmitSimdMemMs(ArmEmitterContext context, bool isLoad)
|
|
{
|
|
OpCodeSimdMemMs op = (OpCodeSimdMemMs)context.CurrOp;
|
|
|
|
Operand n = GetIntOrSP(context, op.Rn);
|
|
|
|
long offset = 0;
|
|
|
|
for (int rep = 0; rep < op.Reps; rep++)
|
|
for (int elem = 0; elem < op.Elems; elem++)
|
|
for (int sElem = 0; sElem < op.SElems; sElem++)
|
|
{
|
|
int rtt = (op.Rt + rep + sElem) & 0x1f;
|
|
|
|
Operand tt = GetVec(rtt);
|
|
|
|
Operand address = context.Add(n, Const(offset));
|
|
|
|
if (isLoad)
|
|
{
|
|
EmitLoadSimd(context, address, tt, rtt, elem, op.Size);
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64 && elem == op.Elems - 1)
|
|
{
|
|
context.Copy(tt, context.VectorZeroUpper64(tt));
|
|
}
|
|
}
|
|
else
|
|
{
|
|
EmitStoreSimd(context, address, rtt, elem, op.Size);
|
|
}
|
|
|
|
offset += 1 << op.Size;
|
|
}
|
|
|
|
if (op.WBack)
|
|
{
|
|
EmitSimdMemWBack(context, offset);
|
|
}
|
|
}
|
|
|
|
private static void EmitSimdMemSs(ArmEmitterContext context, bool isLoad)
|
|
{
|
|
OpCodeSimdMemSs op = (OpCodeSimdMemSs)context.CurrOp;
|
|
|
|
Operand n = GetIntOrSP(context, op.Rn);
|
|
|
|
long offset = 0;
|
|
|
|
if (op.Replicate)
|
|
{
|
|
// Only loads uses the replicate mode.
|
|
Debug.Assert(isLoad, "Replicate mode is not valid for stores.");
|
|
|
|
int elems = op.GetBytesCount() >> op.Size;
|
|
|
|
for (int sElem = 0; sElem < op.SElems; sElem++)
|
|
{
|
|
int rt = (op.Rt + sElem) & 0x1f;
|
|
|
|
Operand t = GetVec(rt);
|
|
|
|
Operand address = context.Add(n, Const(offset));
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
{
|
|
EmitLoadSimd(context, address, t, rt, index, op.Size);
|
|
}
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
{
|
|
context.Copy(t, context.VectorZeroUpper64(t));
|
|
}
|
|
|
|
offset += 1 << op.Size;
|
|
}
|
|
}
|
|
else
|
|
{
|
|
for (int sElem = 0; sElem < op.SElems; sElem++)
|
|
{
|
|
int rt = (op.Rt + sElem) & 0x1f;
|
|
|
|
Operand t = GetVec(rt);
|
|
|
|
Operand address = context.Add(n, Const(offset));
|
|
|
|
if (isLoad)
|
|
{
|
|
EmitLoadSimd(context, address, t, rt, op.Index, op.Size);
|
|
}
|
|
else
|
|
{
|
|
EmitStoreSimd(context, address, rt, op.Index, op.Size);
|
|
}
|
|
|
|
offset += 1 << op.Size;
|
|
}
|
|
}
|
|
|
|
if (op.WBack)
|
|
{
|
|
EmitSimdMemWBack(context, offset);
|
|
}
|
|
}
|
|
|
|
private static void EmitSimdMemWBack(ArmEmitterContext context, long offset)
|
|
{
|
|
OpCodeMemReg op = (OpCodeMemReg)context.CurrOp;
|
|
|
|
Operand n = GetIntOrSP(context, op.Rn);
|
|
Operand m;
|
|
|
|
if (op.Rm != RegisterAlias.Zr)
|
|
{
|
|
m = GetIntOrZR(context, op.Rm);
|
|
}
|
|
else
|
|
{
|
|
m = Const(offset);
|
|
}
|
|
|
|
context.Copy(n, context.Add(n, m));
|
|
}
|
|
}
|
|
} |