mirror of
https://github.com/Ryujinx/Ryujinx.git
synced 2024-11-20 07:34:15 +00:00
c26f3774bd
* Implement VMULL, VMLSL, VQRSHRN, VQRSHRUN AArch32 instructions plus other fixes * Re-align opcode table * Re-enable undefined, use subclasses to fix checks * Add test and fix VRSHR instruction * PR feedback
14 lines
409 B
C#
14 lines
409 B
C#
namespace ARMeilleure.Decoders
|
|
{
|
|
class OpCode32SimdRegLong : OpCode32SimdReg
|
|
{
|
|
public bool Polynomial { get; private set; }
|
|
|
|
public OpCode32SimdRegLong(InstDescriptor inst, ulong address, int opCode) : base(inst, address, opCode)
|
|
{
|
|
Q = false;
|
|
RegisterSize = RegisterSize.Simd64;
|
|
Polynomial = ((opCode >> 9) & 0x1) != 0;
|
|
}
|
|
}
|
|
}
|